
Principal ASIC Synthesis and Timing Engineer
k2spacecorporation • United States - Remote
Posted: April 13, 2026
Job Description
The Role
We are looking for a Principal ASIC Synthesis and Timing Engineer to lead the implementation of complex SoCs for next-generation satellite and space systems. You will own the constraints development and validation—from RTL handoff to synthesis —and collaborate closely with architecture, RTL design, DFT, and physical design team. This role also involves managing external physical design partners, driving convergence of schedule and ensuring first-pass silicon success in advanced FinFET technologies. You’ll be a key contributor in achieving timing closure, optimizing PPA, and supporting design integration with external partners. You will be part of a collaborative design team developing state-of-the-art mixed-signal SoCs to be hosted on some of the largest, most powerful, rapidly designed and rapidly manufactured satellites ever deployed in space. In your first 6 months, you will develop and implement new SoC sub-systems for satellite communications and beyond. In your first two years, you will have contributed to developing cutting-edge SoCs that will fly in space.
Responsibilities
- Own the complete RTL-to-Synthesis flow: Do synthesis at block and top level, Work with physical design team to integrate the floorplanning information for physical synthesis.
- Develop and maintain design methodologies, scripts, and automation to optimize performance, power, and area (PPA).
- Collaborate with front-end and verification teams to ensure clean handoffs, timing closure, and efficient design iteration.
- Drive timing closure across multiple voltage and process corners, including sign-off with foundry-qualified tools.
- Own Lint, CDC and UPF checks and drive collaboration to close out issues.
- Develop an end to end formal verification methodology without any gap to deliver on full confidence functionality between the RTL and the post layout netlist.
- Manage and technically guide external physical design partners and service vendors, ensuring alignment on milestones, deliverables, and quality standards.
- Work with EDA vendors to debug and optimize tool flows, and evaluate new methodologies.
- Support chip bring-up and debug through close collaboration with post-silicon and test teams.
- Support your product through production and spaceflight.
Qualifications
- B.S. or M.S. in Electrical Engineering, Computer Engineering, or related field
- 10+ years of experience in ASIC design for high-performance SoCs.
- Proven end-to-end expertise in RTL-to-GDSII flows using industry tools (Synopsys, Cadence, or Siemens).
- Strong hands-on experience with timing closure, IR drop analysis, low power implementation and ECO implementation.
- Deep understanding of physical design constraints for multi-clock, multi-voltage, and hierarchical SoCs.
- Experience with advanced FinFET process nodes.
- Prior experience in design convergence with offshore/outsourced PD teams or vendors.
- Able to resolve formal verification issues.
- Able to analyze and fix VCLP issues regarding UPF.
- Experience with Logic equivalence check debug, Functional ECO development and implementation with minimal database disruption, Low power checker to validate UPF;
- Familiarity with DFT integration, STA sign-off with functional ECO implementation.
- Excellent communication, leadership, and cross-functional collaboration skills.
- Act as technical leader and subject-matter expert helping to teach, grow, and mentor others in the team.
Nice to Have
- Exposure to radiation-hardened or space-qualified ASICs.
- Familiarity with physical design service vendor management or offshore collaboration.
- Experience driving tapeouts through TSMC.
- Experience with Gate-All-Around technologies.
- Experience working in cross-functional, geographically distributed teams.
Compensation and Benefits:
- Base salary range for this role is $190,000 – $280,000 + equity in the company
- Salary will be based on several factors including, but not limited to: knowledge and skills, education, and experience level
- Comprehensive benefits package including paid time off, medical/dental/vision/ coverage, life insurance, paid parental leave, and many other perks
Additional Content
The Role
We are looking for a Principal ASIC Synthesis and Timing Engineer to lead the implementation of complex SoCs for next-generation satellite and space systems. You will own the constraints development and validation—from RTL handoff to synthesis —and collaborate closely with architecture, RTL design, DFT, and physical design team. This role also involves managing external physical design partners, driving convergence of schedule and ensuring first-pass silicon success in advanced FinFET technologies. You’ll be a key contributor in achieving timing closure, optimizing PPA, and supporting design integration with external partners. You will be part of a collaborative design team developing state-of-the-art mixed-signal SoCs to be hosted on some of the largest, most powerful, rapidly designed and rapidly manufactured satellites ever deployed in space. In your first 6 months, you will develop and implement new SoC sub-systems for satellite communications and beyond. In your first two years, you will have contributed to developing cutting-edge SoCs that will fly in space.
Responsibilities
- Own the complete RTL-to-Synthesis flow: Do synthesis at block and top level, Work with physical design team to integrate the floorplanning information for physical synthesis.
- Develop and maintain design methodologies, scripts, and automation to optimize performance, power, and area (PPA).
- Collaborate with front-end and verification teams to ensure clean handoffs, timing closure, and efficient design iteration.
- Drive timing closure across multiple voltage and process corners, including sign-off with foundry-qualified tools.
- Own Lint, CDC and UPF checks and drive collaboration to close out issues.
- Develop an end to end formal verification methodology without any gap to deliver on full confidence functionality between the RTL and the post layout netlist.
- Manage and technically guide external physical design partners and service vendors, ensuring alignment on milestones, deliverables, and quality standards.
- Work with EDA vendors to debug and optimize tool flows, and evaluate new methodologies.
- Support chip bring-up and debug through close collaboration with post-silicon and test teams.
- Support your product through production and spaceflight.
Qualifications
- B.S. or M.S. in Electrical Engineering, Computer Engineering, or related field
- 10+ years of experience in ASIC design for high-performance SoCs.
- Proven end-to-end expertise in RTL-to-GDSII flows using industry tools (Synopsys, Cadence, or Siemens).
- Strong hands-on experience with timing closure, IR drop analysis, low power implementation and ECO implementation.
- Deep understanding of physical design constraints for multi-clock, multi-voltage, and hierarchical SoCs.
- Experience with advanced FinFET process nodes.
- Prior experience in design convergence with offshore/outsourced PD teams or vendors.
- Able to resolve formal verification issues.
- Able to analyze and fix VCLP issues regarding UPF.
- Experience with Logic equivalence check debug, Functional ECO development and implementation with minimal database disruption, Low power checker to validate UPF;
- Familiarity with DFT integration, STA sign-off with functional ECO implementation.
- Excellent communication, leadership, and cross-functional collaboration skills.
- Act as technical leader and subject-matter expert helping to teach, grow, and mentor others in the team.
Nice to Have
- Exposure to radiation-hardened or space-qualified ASICs.
- Familiarity with physical design service vendor management or offshore collaboration.
- Experience driving tapeouts through TSMC.
- Experience with Gate-All-Around technologies.
- Experience working in cross-functional, geographically distributed teams.
Compensation and Benefits:
- Base salary range for this role is $190,000 – $280,000 + equity in the company
- Salary will be based on several factors including, but not limited to: knowledge and skills, education, and experience level
- Comprehensive benefits package including paid time off, medical/dental/vision/ coverage, life insurance, paid parental leave, and many other perks